在线咨询 切换到宽版
eetop公众号 创芯大讲堂 创芯人才网

 找回密码
 注册

手机号码,快捷登录

手机号码,快捷登录

搜全文
查看: 1034|回复: 0

[招聘] 芯片封装工程师上海深圳招聘

[复制链接]
发表于 2021-3-1 17:44:23 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

×
芯片封装工程师,工作地点:上海 深圳
欢迎咨询 微信yy17cc,邮箱daisy@hibohr.com


芯片封装专家 上海 深圳

岗位描述
As a package designer, you will be responsible for advanced package design and technology development, as well as foundry management and vendor interfacing.

You responsibilities include, but not limited to:
Design rule development and implementation of in-house packaging layout to meet product requirements.
EDA tool set up and flow development.
PI/SI analysis on full chip and critical IPs at package and board level.
Define and develop package solution for high speed, high power and large pin count device in a cross-function team
Collaborate with foundry, PE, TE and QA teams on chip bring up and qualification.
Interface with vendors on process optimization, chip characterization and failure analysis for volume production
Drive new technology development such as multi-die, hybrid-bonding, advanced substrate, design for manufacturability and design for reliability, as a collaborative effort with vendors
岗位要求
Master’s degree and/or PhD in Electrical Engineering or related fields with 5+ years of experience.
Hands on experiences the following: Cadence Allegro APD & SiP tools, Sigrity XtractIM, PowerSI
Hands on experiences with layout of FCBGA, MCM, SiP, WLBGA etc and optimization for ball count and power grid.
Experience on design of very large form factor flip chip package with high substrate layer count
Experience on 2.5D or 3D multi-die solutions such as Info, CoWoS, SoIC or chiplet.
Experience with high-speed IO interfaces design and bringup such as DDR, PCIe and HBM is preferred.
Experience on mechanical and thermal analysis and control, knowledge on mechanical and thermal reliability is a must.
Understanding of voltage regulator design and power distribution is a plus.
Capability of driving package roadmap to meet future products on advanced nodes.
您需要登录后才可以回帖 登录 | 注册

本版积分规则

手机版| 小黑屋| 关于我们| 联系我们| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2026-1-19 09:56 , Processed in 0.029511 second(s), 3 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表